SAN JOSE, Calif., May 10, 2016 /PRNewswire/ -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that after an extensive competitive evaluation, Cypress Semiconductor Corp. selected the full Cadence® RTL-to-signoff digital design flow and complete Spectre® circuit simulation platform for all of its 40nm automotive chip designs. The evaluation process showed Cypress the opportunity to dramatically improve its turnaround time and productivity with the Cadence solution when compared with its previous flow.
The Cadence digital flow consists of the Innovus™ Implementation System, the Genus™ Synthesis Solution, the Tempus™ Timing Signoff Solution, Conformal® Low Power and the Quantus™ QRC Extraction Solution. These tools collectively enabled Cypress to achieve improved individual tool throughput and productivity gains. Specifically, the Innovus Implementation System provided Cypress with significant power, performance and area (PPA) benefits.
In particular, low power was a critical requirement for the Cypress 40nm automotive designs. Cypress develops complex designs with multiple power domains that require comprehensive UPF constraints and many timing modes and corners. The Cadence low-power flow offers IEEE 1801 support, and provided Cypress with area and power reductions.
The Spectre circuit simulation platform, including the Spectre Classic Simulator, the Spectre Accelerated Parallel Simulator (APS), the Spectre eXtensive Partitioning Simulator (XPS) and the Spectre RF Option, can provide Cypress with improved accuracy, speed and ease of use. The initial Spectre XPS next-generation FastSpice simulator evaluation yielded up to 10X turnaround time improvement over Cypress's previous Cadence flow.
For more information on the Cadence tools, please visit www.cadence.com/news/cypress.
"We're always up against tight deadlines to deliver innovative and reliable designs to our automotive customers," said Dragomir Nikolic, worldwide CAD director at Cypress. "While looking at the digital offerings from Cadence, specifically the Innovus Implementation System and the Tempus Timing Signoff Solution, we've seen an opportunity to improve our quality of results while significantly reducing cycle time. We know these offerings are state of the art in the EDA industry, and we are eager to see the tools in action on our 40nm platform. In addition to low power, reliability and low parts per billion (PPB) defect rates are critical for us. The Innovus Implementation System routing capability enables us to drive those defects even lower for our automotive customers."
Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers and research facilities around the world to serve the global electronics industry. More information about the company, its products and its services is available at www.cadence.com.
© 2016 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, Conformal and Spectre are registered trademarks and Genus, Innovus, Quantus and Tempus are trademarks of Cadence Design Systems, Inc. in the United States and other countries. All other trademarks are the property of their respective owners.
For more information, please contact:
To view the original version on PR Newswire, visit:http://www.prnewswire.com/news-releases/cypress-adopts-cadence-digital-implementation-and-circuit-simulation-tools-for-40nm-automotive-designs-300264697.html
SOURCE Cadence Design Systems, Inc.